### New 650V SiC MOSFET for System Efficiency, EMI and Reliability

Wonsuk Choi<sup>1</sup>, Dongwook Kim<sup>1</sup> and Sangwoo Pak<sup>1</sup>

<sup>1</sup> Power Master Semiconductor, ROK

Corresponding author: Wonsuk Choi, wonsuk.choi@powermastersemi.com

### **Abstract**

The rapid growth of Artificial Intelligence (AI) is driving a significant demand for data centers, which has greatly increased energy demands and led to innovations in high-performance data center design. Today's Server PSUs in development aim to meet the 80 Plus Titanium standard, requiring over 96% peak efficiency at half loads. While Si Super-junction (SJ) MOSFETs struggle to meet the Titanium specifications, 650V SiC MOSFETs enable innovative, high-performance PSU designs that further shrink footprints while challenging both thermal and electromagnetic interference characteristics of power devices. 650V SiC MOSFETs, which have low R<sub>DS(ON)</sub>, capacitances, and body diode recovery charge (Q<sub>RR</sub>), are replacing SJ MOSFETs in advanced topologies such as Totempole PFC, and CLLC resonant topologies. This paper highlights key parameters of Power Master Semiconductor's 650V e/SiC M1 MOSFET and its benefits over planar and trench competitors' 650V SiC MOSFETs.

### 1 Introduction

The digital transformation that many companies underwent as the pandemic continued to impact the world has driven the rapid growth of artificial intelligence (AI), which is expected to drive continued strong demand of data centers. This will spur innovations in data center design and technology to deliver the capacity that meets the increased power density requirements of high-performance computing. Future requirements for power supplies will necessitate a simultaneous increase in power density along with enhance operating efficiency. For example, 80 Plus Titanium will be a mandatory requirement for single output power supply units (PSU) by 2023 and all PSUs by 2026. (System efficiency > 90% at 10% load, System efficiency must achieve > 96% at 50% load) as shown in Fig 1. Si Super-junction MOSFETs have been widely used for 400~900V range in power conversion applications such as the power factor correction and primary switch for DC-DC converters. Si Super-junction MOSFETs already have trouble meeting the Platinum specifications. In response to these requirements, engineers are exploring alternative devices to design innovative and high-performance PSU's that further shrink footprints while addressing both thermal and electrical characteristics of power devices. Hence, the 650V SiC MOSFETs are quickly penetrating the server, telecom, and datacenter AC/DC power supply units (PSU's) due to their combined low RDS(ON), low capacitances, and very low diode recovery charge, QRR, versus silicon devices. These are the main features that are required for enabling increased power density and system efficiency demands of the next generation PSU's.



**Fig. 1.** 80 Plus standard for redundant / data center PSU (Input line 230V<sub>AC</sub>)

Requirements of increased power density and efficiency drive the need for more advanced circuit topologies that generally require the power switch to operate at higher switching frequencies (Fsw). This places a strong demand on the need for very low switching losses, which are related to some of the device figures-of merit (FOMs: R<sub>DS(ON)</sub> x Q<sub>G</sub>, R<sub>DS(ON)</sub> x Qoss, Rds(ON) x QRR). Many PSU's still design-in and use Si Super-junction MOSFETs, with SiC being adopted very quickly and replacing Super-junction MOSFETs in some key sockets for the advanced topologies such as Totem Pole PFC, and high frequency LLC resonant converters. 650V to750V SiC MOSFET is also widely used for on board chargers (OBCs). The purpose of this paper is to highlight the key characteristics of Power Master Semiconductor's new 650V eSiC MOSFET M1 compared to competitor's 650V trench and planar SiC MOSFETs at both device and system levels.

# 2 650V *e*SiC M1 MOSFET Technology

Two typical structures (planar and trench) of SiC MOSFET are available today, SiC MOSFET structures depend on the performance of the device, strategy, and the target applications [1]~[3]. The planar structure is easier to fabricate but has the disadvantage of having a higher Rsp (Resistance per unit area) compared to the same rating trench structure. This is due to the channel current flowing perpendicularly to the vertical direction and the existence of the inner JFET region. Trench structure is good to reduce both RDS(ON) and switching performance because the electron mobility of the channel formed in the trench sidewall is greater than that of the surface part. However, the disadvantage of

trench struture is that it requires a complex SiC trench etching process and has lower ruggedness compared to the planar structure. 650V & SiC M1 technology is Power Master Semiconductor's first generation of SiC MOSFET.

### 2.1 Performance benchmark of e/650V SiC MOSFET M1

Table 1 shows the key parameter comparison of 650V SiC MOSFETs. The advantages of 650V e SiC MOSFET M1 (PCZ65N45M1) are the reduced switching losses, lower dynamic Coss losses (E<sub>Dyn</sub>) and robust avalanche capability, which contribute to both high system efficiency and reliability.

| Specification                                                     | PCZ65N45M1      | Comp. A (Planar) | Comp. B (Planar) | Comp. C (Trench) |
|-------------------------------------------------------------------|-----------------|------------------|------------------|------------------|
| BV <sub>DSS</sub> [V]                                             | 650             | 650              | 650              | 650              |
| I <sub>D</sub> [A]                                                | 44              | 49               | 47               | 39               |
| V <sub>GS_op</sub> [V]                                            | -5 / +18        | -4 / +15         | -5 / +18         | 0 / +18          |
| V <sub>GS_max</sub> [V]                                           | -10 / +22       | -8 / +19         | -10 / +22        | -5 / +23(pulse)  |
| R <sub>DS(on)</sub> [mΩ] (typ)                                    | 45              | 45               | 44               | 45               |
| V <sub>TH</sub> [V]                                               | 1.8 / 2.8 / 4.5 | 1.8 / 2.6 / 3.6  | 1.8 / 2.8 / 4.3  | 3.5 / 4.5 / 5.7  |
| E <sub>DYN</sub> [uJ]                                             | 1.2             | 1.4              | 2.0              | 1.5              |
| Q <sub>G</sub> [nC]                                               | 55              | 63               | 74               | 33               |
| $E_{ON}$ [μJ] @ $I_D$ =20A, $R_G$ =2.7 $\Omega$                   | 33              | 48               | 78               | 43               |
| E <sub>OFF</sub> [μJ] @ I <sub>D</sub> =20A, R <sub>G</sub> =2.7Ω | 14              | 17               | 25               | 18               |
| I <sub>AS</sub> @ L=1mH, R <sub>G</sub> =25Ω                      | 34              | 30               | 15               | 21               |

**Table 1.** Key Parameter Comparison of Power Master Semiconductor's  $650V/45m\Omega$  *eSiC* MOSFET M1 (PCZ65N45M1) and Competitors

### 2.1.1 Dynamic Coss, EDyn

Recently, power loss due to hysteresis Coss is analyzed in many papers [4]–[6]. Unexpected power losses, especially in SJ MOSFETs in ZVS topologies, are generated due to the hysteretic phenomenon of the output capacitance, Coss. These power losses related to Coss hysteresis are more critical in soft switching topologies such as LLC when operating under high frequency conditions, especially in medium and light loads. Consequently, a certain amount of energies is generated. Dynamic Coss loss (EDyn) can be defined as the difference between charging energy and discharge energy excluding some lost energy during discharging process. This energy losses can be observed by hysteresis loop area large signal Coss during charge-discharge cycle as shown in Fig. 2.



Fig. 2. Hysteresis Charging and Discharging of Coss



**Fig. 3.** Normalized Dynamic Coss loss of 650V *e* SiC MOSFET M1 (PCZ65N45M1) vs. Competitors

The dynamic  $C_{OSS}$  losses ( $E_{Dyn}$ ) are affected by device structure especially the termination area, die size, and switching  $dV_{DS}/dt$  in SiC MOSFETs [5]. Fig. 3 shows a normalized dynamic  $C_{OSS}$  loss of the 650V eSiC

MOSFET M1 (PCN65N45M1), and competitor under same condition,  $V_{DS}$ =0~400 V. The dynamic Coss loss of 650V eSiC MOSFET M1 (PCN65N45M1) is 15~39% less than both planar and trench SiC competitors.

#### 2.1.2 Switching Characteristics

Fig. 4 shows the measured switching losses ( $E_{on}$  and  $E_{off}$ ) comparisons of  $650V/45m\Omega$  e SiC MOSFET M1 (PCN65N45M1) and its competitors (trench and planar). The measurements were performed using the body diode of same DUT as a freewheeling diode in the high side device, with  $V_{DD}$ =400V,  $V_{GS}$ =-3V/+18V,  $R_{G}$ =2.7 $\Omega$ , under various  $I_{D}$  conditions. Turn-on loss ( $E_{on}$ ) is 17% and 58% lower and turn-off loss ( $E_{off}$ ) is 29% and 45% lower for 650V/45m $\Omega$  e SiC MOSFET M1 (PCN65N45M1) compared to that of competitor C (trench) and competitor B (planar) under  $V_{DD}$ =400V,  $V_{GS}$ =-3V/+18V,  $R_{G}$ =2.7 $\Omega$ ,  $I_{D}$ =30A, FWD=Same DUT.



**Fig. 4.** Comparison of Switching Losses -  $650V/45m\Omega$  *e*SiC MOSFET M1(PCZ65N45M1) vs. competitors under V<sub>DD</sub>=400V, V<sub>GS</sub>=-3V/+18V, R<sub>G</sub>=2.7 $\Omega$ , Free-wheeling Diode: Same DUT



**Fig. 5.** Comparison of Switching Waveforms at Turn-Off Transient - 650V/45mΩ e SiC MOSFET M1 (PCN65N45M1) vs. Planar and Trench Competitors under V<sub>DD</sub>=400V, V<sub>GS</sub>=-3V/+18V, R<sub>G</sub>=2.7Ω, I<sub>D</sub>=20A, Freewheeling Diode: Same DUT

Fig. 5. shows the turn-off waveforms of SiC MOSFETs under  $V_{DD}$ =400V,  $V_{GS}$ =-3V/+18V,  $R_G$ =2.7 $\Omega$ ,  $I_D$ =20A, FWD=Same DUT. As shown in Fig. 5, 650V/45m $\Omega$  e SiC MOSFET M1 (PCN65N45M1) significantly reduces both turn-off loss and drain-source voltage spikes, which are typically in trade-off by its optimized design. The turn-off loss ( $E_{off}$ ) is 22% less and peak drain-source voltage is reduced by 47V for 650V/45m $\Omega$  eSiC MOSFET M1 (PCN65N45M1) even compared to those of competitor C(trench). Additioanlly, both voltage and current ringing of 650V/45m $\Omega$  eSiC MOSFET M1 (PCN65N45M1) are substantially reduced compared to its competitors.

### 2.1.3 Switching Behavior vs. Gate Driving Voltage (V<sub>GS</sub>)

Unlike Super-junction MOSFETs, which typically operate with gate driving voltage ( $V_{\rm GS}$ ) ranging from 0 to 10V, SiC MOSFETs require higher gate driving voltage ( $V_{\rm GS}$ ) swing typically, -3 or 0 to +18V due to challenges such as lower channel mobility. Fig. 6. shows the variation in switching loss with different gate driving voltages for

650V/45mΩ eSiC MOSFET M1. As positive gate voltage increases, turn-on switching loss decreases, while turn-off loss remains similar as shown in Fig. 6 (a). However, higher gate voltage imposes more stress on gate oxide, potentially resulting in V<sub>GS(TH)</sub> drift. As negative gate voltage increases, turn-off switching loss decreases, while turn-on loss remains similar as shown in Fig. 6 (b). As a results, at I<sub>D</sub>=30A, E<sub>on</sub> at V<sub>GS(on)</sub>=18V is reduced by 26% compared to it at V<sub>GS(on)</sub>=15V and E<sub>off</sub> at V<sub>GS(off)</sub>=-3V is reduced by 30% compared with it at V<sub>GS(off)</sub> =0V. Fig. 7 shows the measured switching losses ( $E_{on}$  and  $E_{off}$ ) comparisons with different  $V_{GS}$  of 650V/45mΩ e SiC MOSFET M1 (PCN65N45M1) and its competitors (trench and planar). As shown in Fig. 7, 650V/45mΩ eSiC MOSFET M1 (PCN65N45M1) shows similar or lower E<sub>on</sub> and E<sub>off</sub> with V<sub>GS</sub>=0/+15V compared to that of competitors with V<sub>GS</sub>=-3V/+18V under same conditions except for gate driving voltage, VGS. As shown in Fig. 8 650V/45m $\Omega$  e SiC MOSFET M1 (PCN65N45M1) shows similar switching waveforms with V<sub>GS</sub>=0/+15V compared to its competitors with  $V_{GS}=-3V/+18V$  under  $V_{DD}=400V$ ,  $I_{D}=30A$ ,  $R_{G}=2.7\Omega$ , free-wheeling diode=same DUT.





(a) Turn-on Loss (Eon) vs VGS

(b) Turn-off Loss (Eoff) vs VGS

**Fig. 6.** Switching Losses vs.  $V_{GS}$  of  $650V/45m\Omega$  eSiC MOSFET M1(PCZ65N45M1) under  $V_{DD}$ =400V,  $V_{GS}$ =3V/+18V and 0V/15V,  $R_{G}$ =2.7 $\Omega$ , Free-wheeling Diode=Same DUT





**Fig. 7.** Comparison of Switching Losses vs  $V_{GS}$  - 650V/45m $\Omega$  *e*SiC MOSFET M1 (PCZ65N45M1) ( $V_{GS}$ =0V/+15V) vs. competitors ( $V_{GS}$ =-3V/+18V) under  $V_{DD}$ =400V,  $R_{G}$ =2.7 $\Omega$ , Free-wheeling Diode : Same DUT



#### (a) Turn-on Transient



(b) Turn-off Transient

**Fig. 8.** Comparison of Switching Losses vs  $V_{GS}$  - 650V/45m $\Omega$  *e*SiC MOSFET M1 (PCZ65N45M1) ( $V_{GS}=0V/+15V$ ) vs. Competitors ( $V_{GS}=3V/+18V$ ) under  $V_{DD}=400V$ ,  $R_{G}=2.7\Omega$ , Free-wheeling Diode : Same DUT

650V & SiC MOSFET M1 can also be driven at lower gate driving voltages (15V) while maintaining similar turn-off loss compared to those of competitor's operation at  $V_{GS(on)}$ =18V. However operating at  $V_{GS(on)}$ =15V will negatively affect the  $R_{DS(on)}$ . Power Master recommends a  $V_{GS(on)}$  of +18V as it can minimize both  $R_{DS(on)}$  and turn-on switching loss. As shown in Fig. 8, 650V/45m $\Omega$  eSiC MOSFET M1 (PCN65N45M1) exhibits similar switching turn-on and turn-off waveforms with  $V_{GS}$ =0/+15V compared to competitors operating with  $V_{GS}$ =-3V/+18V under  $V_{DD}$ =400V,  $I_{D}$ =30A,  $R_{G}$ =2.7 $\Omega$  and free-wheeling diode=same DUT.

### 2.1.4 Avalanche Capability (E<sub>AS</sub>: Single Pulsed Avalanche Energy)

Typically, MOSFETs are employed in high-speed switching applications, therefore, electromagnetic force can be generated during switching transient due to abrupt changes of drain current from inductive loads. These forces may push the MOSFET into avalanche breakdown, potentially cause damage. Fig. 9 shows the avalanche current ( $I_{AS}$ ) and energy ( $E_{AS}$ ) measurement of the 650V/45m $\Omega$  eSiC MOSFET M1 (PCZ65N45M1),

and its competitor under same conditions. The avalanche current (IAS) and the avalanche energy (EAS) of 650V/45mΩ eSiC MOSFET M1 (PCZ65N45M1) are respectively 1.15 to 2.14 times higher and 1.32 to 4.58 times higher than those of both planar and trench SiC competitors. Fig. 10 shows drain current (ID) and drainsource voltage (VDS) waveforms during single pulse UIS test after failure under V<sub>DD</sub>=70V, V<sub>GS</sub>=-3/+18V, R<sub>G</sub>=25Ω, L=1mH. The peak avalanche current (IAS) gradually increases as the pulse width is increased until the device reaches its failure point. Upon failure, the voltage drops sharply, and the current begin to increase again linearly, as dictated solely by the inductor. After avalanche failure, the peak drain current of 650V/45mΩ eSiC MOSFET M1 (PCZ65N45M1) and its competitors is as follows:

• PCZ65N45M1 : 37.9A

Competitor A: 30.2A

• Competitor B : 17.4A

Competitor C: 22.1A





(a) Single Pulsed Avalanche Current (IAS) (b) Single Pulsed Avalanche Energy

Fig. 9. Avalanche Capability under  $V_{DD}$ =70V,  $V_{GS}$ =-3/+18V,  $R_{G}$ =25 $\Omega$ , L=1mH



Fig. 10. Waveforms during Single Pulse Avalanche (E<sub>AS</sub>) Test after Failure under V<sub>DD</sub>=70V, R<sub>G</sub>=25Ω, L=1mH

## 2.2 System efficiency comparison in 3kW CCM totem-pole PFC

The system efficinecy and switching noise of the 650V eSiC MOSFET M1 (PCZ65N45M1) are compared with competitor's 650V trench and planar SiC MOSFETs (DUTs), which is described in table 1, in a 3kW Continuous Conduction Mode (CCM) totem-pole PFC. Fig. 11 illustrates the block diagram of the 3kW CCM totem-pole PFC using SiC MOSFETs. Two SiC MOSFETs (Q<sub>1</sub> and Q<sub>2</sub>) in fast leg operate at a switching frequency of 65kHz and another two MOSFETs (Q<sub>13</sub> and Q<sub>4</sub>), which are 650V/28m $\Omega$  SJ MOSFET (PMW60N028E7) in slow leg operate at line frequency (50/60Hz).



Fig. 11. 3kW CCM Totem-Pole PFC

The measured efficiency is shown in Fig 12. The 650V  $\,\omega$  SiC MOSFET M1 (PCZ65N45M1) exhibits similar efficiency to the trench SiC competitor at half load and the highest efficiency, compared to competitor's planar and trench SiC MOSFETs at full load condition. The primary reason for higher efficiency is the reduced switch-off losses and output capacitive loss due to lower gate charger (Q<sub>G</sub>) and dynamic C<sub>OSS</sub> loss (E<sub>DYN</sub>) of the 650V  $\,\omega$  SiC MOSFET M1. This MOSFET combines faster and more rugged avalanche performance, aimed at achieving improved reliability and efficiency in various applications.



Fig. 12. Measureud Efficiency at 3kW CCM Totem-Pole



**Fig. 13.** Measured Switching Waveforms during Low Side MOSFET Turn-Off Transient at 3kW CCM Totem-Pole PFC PFC under  $V_{IN}=220V_{ac}$ ,  $V_{GS}=-2.5/+18V$ ,  $R_{ON}=22\Omega$  /  $R_{ON}=4.7\Omega$ .

Fig. 13 shows the operating switching waveforms of V<sub>DS</sub> and V<sub>GS</sub> of both high side and low side MOSFETs during the low side MOSFET turn-off transient in a 3kW CCM Totem-Pole PFC under full load condition. As shown in Fig.13, the peak drain-source voltage (VDS) and gate oscillation of 650V e SiC MOSFET M1 (PCZ65N45M1) are lower than those of competitor's planar and trench SiC MOSFETs. A unique advantage of the 650V eSiC MOSET is the lower voltage overshoot despite lower turn-off switching loss due to higher dv/dt compared to competitor's planar and trench SiC MOSFET. This unique switching characteristics of 650V e SiC MOSET can effectively reduce unwanted false turn-on and gate oxide damge failure during abnormal conditions.

#### 3 Conclusion

The latest 650V & SiC M1 MOSFET technology shows significantly low switching losses, minimized voltage spikes, low dynamic Coss loss and high UIS capability, even when compared with trench SiC MOSFETs. The 650V & SiC M1 technology is designed to achieve high efficiency and reliability by minimizing switching losses, dynamic Coss, as well as improving avalanche ruggedness in both hard and soft switching topologies.

#### 4 References

- [1] J. W. Palmour, J. A. Edmond, H. Kong, and C. Charter, "Vertical power devices in silicon carbide," in Proc. Silicon Carbide Rel. Mater., Inst. Phys. Conf., Oct. 1994, pp. 499-502.
- [2] J. N. Shenoy, J. A. Cooper, and M. R. Melloch, "High-voltage double implanted power MOSFET's in 6H-SiC," IEEE Electron Device Lett., vol. 18, no. 3, pp. 93-95, Mar. 1997.
- [3] S. H. Ryu et al., "10-kV, 123-mΩcm2 4H-SiC power DMOSFETs," IEEE Electron Device Lett., vol. 25, no. 8, pp. 556-558, Aug. 2004.
- [4] J.B. Fedison, M. Fornage, M.J. Harrison, and D.R. Zimmanck, "COSS Related Energy Loss in Power MOSFETs Used in Zero-Voltage- Switched Applications," APEC 2014 Proceedings, pp. 150-156, 16-20 March 2014
- [5] J. Roig, F. Bauwens, "Origin of Anomalous C<sub>OSS</sub> Hysteresis in Resonant Converters With Superjunction FETs," Electron Devices, IEEE Transactions on, vol.62, no.9, pp.3092-3094, Sept. 2015.
- [6] J. Roig, "Switching Loss and Coss Hysteresis Loss in Power Devices", PCIM Europe 2023 Proceedings, Special session pp 595, May. 2023